# www.binils.com <br> Anna University | Polytechnic | Schools 

Reg. No. : $\square$

## Question Paper Code : 40458

B.E./B.Tech. DEGREE EXAMINATIONS, NOVEMBER/DECEMBER 2021.

Seventh/Eighth Semester<br>Electronics and Communication Engineering<br>EC 8791 - EMBEDDED AND REAL TIME SYSTEMS

(Common to Biomedical Engineering/ Medical Electronics)
(Regulations 2017)
Time : Three hours
Maximum : 100 marks

> Answer ALL questions.
> PART A $-(10 \times 2=20 \mathrm{marks})$

1. List out the major challenges in designing an embedded system.
2. Compare and contrast top-down and bottom-up design.
3. How do you return from an ARM procedure?
4. For a GPIO pin to be made to act as an ON/OFF switch, which are the registers to be used in ARM?
5. What does a linker mean?
6. Bring out the difference between program counter and program location counter.
7. Mention the limitation of RM algorithm.
8. What is the important metric used for evaluating the performance of an embedded system?
9. What is the difference between the ready and waiting states of process scheduling?
10. Compare the major functionalities of POSIX RTOS and Windows CE.

$$
\text { PART B }-(5 \times 13=65 \mathrm{marks})
$$

11. (a) Assuming the design of model train controller, draw a state diagram for a behavior that sends the command bits on the track. The machine should generate the address, generate the correct message type, include the parameters and generate the error correcting code (ECC).

Or
(b) Elaborate in detail about the various Quality Assurance techniques used for evaluating the embedded systems.

## www.binils.com

Anna University | Polytechnic | Schools
12. (a) Draw the architecture of ARM 9 processor and explain its functional units.

Or
(b) (i) Explain the operation of the BL instruction, including the state of ARM registers before and after its operation.
(ii) Calculate the value to be given in PWMMR0 and PWMMR3 to get a pulse train of period 5 ms and duty cycle of $25 \%$ in ARM.
13. (a) (i) Can you apply code motion to the following example? Explain
for ( $\mathrm{i}=0 ; \mathrm{i}<\mathrm{N} ; \mathrm{i}++$ )
for $(\mathrm{j}=0 ; \mathrm{j}<\mathrm{M} ; \mathrm{j}++$ )
$\mathrm{z}[\mathrm{i}][\mathrm{j}]=\mathrm{a}[\mathrm{i}]$ * $\mathrm{b}[\mathrm{i}][\mathrm{j}]$;
(ii) Discuss in detail about the various techniques used in "black box testing".

## Or

(b) (i) Find the cyclomatic complexity of the CDFG for the code fragment given:
if(a<b) \{
if( $\mathrm{c}<\mathrm{d}$ )
ViziNw.binils.com
$\mathrm{x}=2$;
\}else\{
if(e<f)
$\mathrm{x}=3$ :
else
$\mathrm{x}=4$;
\}
(ii) With a neat flowchart, explain the steps involved in compiling a program.
14. (a) (i) Discuss briefly about the performance degradation of a fault tolerant system.
(ii) Discuss in detail about the timing requirements with respect to release time and deadline for different types of processes.

Or
(b) Mention the classification of faults according to their temporal behavior and output behavior.

## www.binils.com

Anna University | Polytechnic | Schools
15. (a) (i) With relevant examples, bring out the difference between clock driven scheduling approach and priority driven scheduling approach.
(ii) With neat sketches, explain the working of video accelerator.

Or
(b) With neat sketches, explain briefly about the various types of interprocess communication.

$$
\begin{equation*}
\text { PART C }-(1 \times 15=15 \text { marks }) \tag{13}
\end{equation*}
$$

16. (a) Investigate and justify the statement with relevant example - "The timing requirements on a set of process can strongly influence the type of appropriate scheduling.

## Or

(b) (i) Find all the def-use pairs for the code fragment given below:

$$
\begin{align*}
& \mathrm{x}=\mathrm{a}-\mathrm{b} ;  \tag{7}\\
& \mathrm{y}=\mathrm{c}-\mathrm{d} ; \\
& \mathrm{z}=\mathrm{e}-\mathrm{f} ; \\
& \text { if }(\mathrm{x}<10)\{
\end{align*}
$$

$$
\text { if ( } \mathrm{z}<\mathrm{y} \text { ) proc1 } 0 \text {; }
$$

(ii) Show the contents of the assembler's symbol table at the end of code generation for each line of the following program:

ORG 200
p1 ADRr4,a
LDR r0,[r4]
ADR r4, e
LDR r1, [r4]
ADD r0,r0,r1
CMP r0,r1
BNE q1
p2 ADR r4,e

